July 17, 2008



## **DS50EV401**

# 2.5 Gbps / 5.0 Gbps or 8.0 Gbps Quad PCI Express Cable and Backplane Equalizer

## **General Description**

The DS50EV401 is a low power, programmable equalizer specifically designed for PCI Express applications. The device provides 2 equalization settings to reduce inter-symbol interference (ISI) induced by a variety of interconnect media. One setting is optimized for PCIe Gen1 and Gen2 applications; the other is optimized for future Gen3 data rates. In all modes, the equalizer can operate, error free, with an input eye that is completely closed by interconnect ISI. The MODE, allows the user to select between equalization settings for 8Gbps operation or 2.5Gbps / 5.0Gbps operation.

The DS50EV401 enables PCI Express compatible link extension by supporting transmit electrical idle, and Beacon signal pass through on a per lane basis. Current-mode logic (CML) is used on both input and output ports, which provide constant 50 ohm single-ended impedance to AC ground. Differential signaling is implemented through out the entire signal path to minimize supply induced jitter. The DS50EV401 is available in a 7mm x 7mm 48-pin leadless LLP package, and is powered from a single power supply of either 3.3 or 2.5V.

### **Features**

- PCI Express compatible Equalizer
- Automatic power management on an individual lane basis
- Data rate optimized equalization
- Operates over 7 meter of 24 AWG PCI Express Cables up to 8 Gbps
- Typical residual deterministic jitter:
- 0.18 UI @ 8 Gbps w/ 30" of FR4
- 0.18 UI @ 5 Gbps w/ 40" of FR4
- 0.16 UI @ 2.5 Gbps w/ 40" of FR4
- 8 kV HBM ESD protection
- -40 to 85°C operating temperature range
- 7 mm x 7 mm 48-pin leadless LLP package
- Single power supply of either 3.3V or 2.5V
- Low power (typically 95 mW per channel at 2.5V V<sub>DD</sub>)

## **Application Diagram**



# **Pin Descriptions**

| Pin Name         | Pin Number                  | I/O, Type | Description                                                                                                                                                               |  |  |  |  |
|------------------|-----------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| HIGH SPEED       | HIGH SPEED DIFFERENTIAL I/O |           |                                                                                                                                                                           |  |  |  |  |
| IN_0+<br>IN_0-   | 1<br>2                      | I, CML    | Inverting and non-inverting CML differential inputs to the equalizer. An on-chip $50\Omega$ terminating resistor connects IN_0+ to VDD and IN_0- to VDD.                  |  |  |  |  |
| IN_1+<br>IN_1-   | 4<br>5                      | I, CML    | Inverting and non-inverting CML differential inputs to the equalizer. An on-chip $50\Omega$ terminating resistor connects IN_1+ to VDD and IN_1- to VDD.                  |  |  |  |  |
| IN_2+<br>IN_2-   | 8 9                         | I, CML    | nverting and non-inverting CML differential inputs to the equalizer. An on-chip $50\Omega$                                                                                |  |  |  |  |
| IN_3+            | 11                          | I, CML    | rminating resistor connects IN_2+ to VDD and IN_2- to VDD.  verting and non-inverting CML differential inputs to the equalizer. An on-chip 50Ω                            |  |  |  |  |
| IN_3-<br>OUT_0+  | 12<br>36                    | O, CML    | terminating resistor connects IN_3+ to VDD and IN_3- to VDD.  Inverting and non-inverting CML differential outputs from the equalizer. An on-chip $50\Omega$              |  |  |  |  |
| OUT_0-<br>OUT_1+ | 35<br>33                    | O, CML    | terminating resistor connects OUT_0+ to $V_{DD}$ and OUT_0- to $V_{DD}$ .  Inverting and non-inverting CML differential outputs from the equalizer. An on-chip $50\Omega$ |  |  |  |  |
| OUT_1-           | 32<br>29                    | O, CML    | terminating resistor connects OUT_1+ to $V_{DD}$ and OUT_1- to $V_{DD}$ .  Inverting and non-inverting CML differential outputs from the equalizer. An on-chip $50\Omega$ |  |  |  |  |
| OUT_2-           | 28                          |           | terminating resistor connects OUT_2+ to V <sub>DD</sub> and OUT_2- to V <sub>DD</sub> .                                                                                   |  |  |  |  |
| OUT_3+<br>OUT_3- | 26<br>25                    | O, CML    | Inverting and non-inverting CML differential outputs from the equalizer. An on-chip $50\Omega$ terminating resistor connects OUT_3+ to $V_{DD}$ and OUT_3- to $V_{DD}$ .  |  |  |  |  |
| EQUALIZATI       | ON CONTRO                   | L         |                                                                                                                                                                           |  |  |  |  |
| MODE             | 14                          | I, LVCMOS | MODE selects the equalizer frequency for EQ channels. MODE is internally pulled low.  L = 8Gbps setting  H = 2.5Gbps / 5.0Gbps setting                                    |  |  |  |  |
| DEVICE CON       | ITROL                       |           |                                                                                                                                                                           |  |  |  |  |
| ENO              | 44                          | I, LVCMOS | Channel 0 Enable Input Pin  H = normal operation (enabled)  L = standby mode  Pin is internally pulled High.                                                              |  |  |  |  |
| EN1              | 42                          | I, LVCMOS | Channel 1 Enable Input Pin H = normal operation (enabled) L = standby mode Pin is internally pulled High.                                                                 |  |  |  |  |
| EN2              | 40                          | I, LVCMOS | Channel 2 Enable Input Pin H = normal operation (enabled) L = standby mode Pin is internally pulled High.                                                                 |  |  |  |  |
| EN3              | 38                          | I, LVCMOS | Channel 3 Enable Input Pin H = normal operation (enabled) L = standby mode Pin is internally pulled High.                                                                 |  |  |  |  |
| SD0              | 45                          | O, LVCMOS | Channel 0 Signal Detect Output Pin H = signal detected L = no signal detected                                                                                             |  |  |  |  |
| SD1              | 43                          | O, LVCMOS | Channel 1 Signal Detect Output Pin H = signal detected L = no signal detected                                                                                             |  |  |  |  |
| SD2              | 41                          | O, LVCMOS |                                                                                                                                                                           |  |  |  |  |
| SD3              | 39                          | O, LVCMOS |                                                                                                                                                                           |  |  |  |  |
|                  |                             | -         |                                                                                                                                                                           |  |  |  |  |

| Pin Name        | Pin Number                                      | I/O, Type | Description                                                                                                                                                                                           |
|-----------------|-------------------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| POWER           |                                                 |           |                                                                                                                                                                                                       |
| V <sub>DD</sub> | 3, 6, 7,<br>10, 13,<br>15, 46                   | Power     | $V_{DD}$ = 2.5V ± 5% or 3.3V ± 10%. $V_{DD}$ pins should be tied to $V_{DD}$ plane through low inductance path. A 0.1µF bypass capacitor should be connected between each $V_{DD}$ pin to GND planes. |
| GND             | 22, 24,<br>27, 30,<br>31, 34                    | Ground    | Ground reference. GND should be tied to a solid ground plane through a low impedance path.                                                                                                            |
| Exposed<br>Pad  | DAP                                             | Ground    | Ground reference. The exposed pad at the center of the package must be connected to ground plane of the board.                                                                                        |
| OTHER           |                                                 |           |                                                                                                                                                                                                       |
| Reserv          | 16, 17, 18,<br>19, 20, 21,<br>23, 37, 47,<br>48 |           | Reserved. Do not connect. Leave open.                                                                                                                                                                 |

Note: I = Input O = Output

# **Connection Diagram**



# **Ordering Information**

| NSID         | Package             | Tape & Rell QTY | Package Number |
|--------------|---------------------|-----------------|----------------|
| DS50EV401SQ  | 48 Lead LLP Package | 1,000           | SQA48D         |
| DS50EV401SQE | 48 Lead LLP Package | 250             | SQA48D         |
| DS50EV401SQX | 48 Lead LLP Package | 2,500           | SQA48D         |

## **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Supply Voltage ( $V_{DD}$ ) -0.5V to +4.0V LVCMOS Input Voltage -0.5V + 4.0V LVCMOS Output Voltage -0.5V to 4.0V CML Input/Output Voltage -0.5V to 4.0V

Junction Temperature +150°C Storage Temperature -65°C to +150°C HBM, 1.5 kΩ, 100 pF Thermal Resistance  $\theta_{\text{JA}}$ , No Airflow >8 kV 30°C/W

# Recommended Operating Conditions

|                            | Min   | Тур | Max   | Units |  |
|----------------------------|-------|-----|-------|-------|--|
| Supply Voltage             |       |     |       |       |  |
| V <sub>DD</sub> to GND, or | 2.375 | 2.5 | 2.625 | V     |  |
| V <sub>DD</sub> to GND     | 3.0   | 3.3 | 3.6   | ٧     |  |
| Ambient Temperature        | -40   | 25  | +85   | °C    |  |

**ESD** Rating

### **Electrical Characteristics**

Over recommended operating supply and temperature ranges with default register settings unless other specified. (Notes 2, 3)

| Symbol            | Parameter                              | Conditions                                                                                                                                             | Min  | Тур  | Max             | Units             |
|-------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----------------|-------------------|
| POWER             | •                                      | · ·                                                                                                                                                    |      | •    | ,               |                   |
| PD                | Power Dissipation                      | Signal active, V <sub>DD</sub> = 3.3V, 3.6V                                                                                                            |      | 510  | 700             | mW                |
|                   | 3.3V Operation                         | No signal, V <sub>DD</sub> = 3.3V, 3.6V                                                                                                                |      |      | 100             | mW                |
| PD                | Power Dissipation                      | Signal active, V <sub>DD</sub> = 2.5V, 2.625V                                                                                                          |      | 380  | 490             | mW                |
|                   | 2.5V Operation                         | No signal, V <sub>DD</sub> = 2.5V, 2.625V                                                                                                              |      | 30   |                 | mW                |
| N                 | Supply Noise Tolerance<br>(Note 4)     | Up to 50 MHz                                                                                                                                           |      | 100  |                 | mV <sub>P-P</sub> |
| LVCMOS / L        | VTTL DC SPECIFICATIONS                 |                                                                                                                                                        |      |      |                 |                   |
| V <sub>IH</sub>   | High Level Input Voltage               | 3.3V Operation                                                                                                                                         | 2.0  |      | V <sub>DD</sub> | V                 |
|                   |                                        | 2.5V Operation                                                                                                                                         | 1.6  |      | V <sub>DD</sub> | V                 |
| V <sub>IL</sub>   | Low Level Input Voltage                |                                                                                                                                                        | -0.3 |      | 0.8             | V                 |
| V <sub>OH</sub>   | High Level Output Voltage              | I <sub>OH</sub> = -3mA, 3.3V Operation                                                                                                                 | 2.4  |      |                 | V                 |
|                   |                                        | I <sub>OH</sub> = -3mA, 2.5V Operation                                                                                                                 | 2.0  |      |                 | V                 |
| V <sub>OL</sub>   | Low Level Output Voltage               | I <sub>OL</sub> = 3mA                                                                                                                                  |      |      | 0.4             | V                 |
| I <sub>IH</sub>   | Input High Current                     | V <sub>IN</sub> = V <sub>DD</sub> , MODE pin (pull down)                                                                                               |      |      | +140            | μA                |
|                   |                                        | $V_{IN} = V_{DD}$ , EN pins (pull up)                                                                                                                  | -15  |      | +15             | μΑ                |
| I <sub>IL</sub>   | Input Low Current                      | V <sub>IN</sub> = 0V, MODE pin (pull down)                                                                                                             | -15  |      | +15             | μA                |
|                   |                                        | V <sub>IN</sub> = 0V, EN pins (pull up)                                                                                                                | -40  |      |                 | μA                |
| CML RECEIV        | VER INPUTS (IN_n+, IN_n-)              |                                                                                                                                                        |      | -1   |                 | •                 |
| V <sub>TX</sub>   | Input Voltage Swing (Launch Amplitude) | Measured at point A, AC or DC coupled, <i>Figure 1</i>                                                                                                 | 400  | 1000 | 1600            | mV <sub>P-P</sub> |
| V <sub>IN-S</sub> | Input Voltage Sensitivity              | AC-Coupled or DC-Coupled Required Differential Envelope measured at point B, Figure 1, (Note 5), See FR4 / BACKPLANE Typical Performance Eye Diagrams, |      | 170  |                 | mV <sub>P-P</sub> |
| R <sub>LI</sub>   | Differential Input Return Loss         | 100 MHz – 4.0 GHz, with fixture's effect de-embedded                                                                                                   |      | 10   |                 | dB                |
| R <sub>IN</sub>   | Input Resistance                       | Single ended to V <sub>DD</sub>                                                                                                                        | 40   | 50   | 60              | Ω                 |

| Symbol                          | Parameter                                     | Conditions                                                                                                 | Min | Тур                    | Max  | Units             |
|---------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------|-----|------------------------|------|-------------------|
| CML OUTPU                       | TS (OUT_n+, OUT_n-)                           |                                                                                                            |     | <u> </u>               |      |                   |
| V <sub>O</sub>                  | Output Voltage Swing                          | Differential measurement with OUT_n+ and OUT_n- terminated by $50\Omega$ to GND AC-Coupled, Figure 2       | 800 | 1000                   | 1200 | mV <sub>P-P</sub> |
| V <sub>OCM</sub>                | Output Common-Mode Voltage                    | Single-ended measurement DC-Coupled with $50\Omega$ termination, (Note 6)                                  |     | V <sub>DD</sub> - 0.25 |      | V                 |
| t <sub>R</sub> , t <sub>F</sub> | Transition Time                               | 20% to 80% of differential output voltage, measured within 1" from output pins, <i>Figure 2</i> , (Note 6) |     | 40                     |      | ps                |
| R <sub>O</sub>                  | Output Resistance                             | Single-ended to V <sub>DD</sub>                                                                            | 40  | 50                     | 60   | Ω                 |
| R <sub>LO</sub>                 | Differential Output Return Loss               | 100 MHz – 4.0 GHz, with fixture's effect de-embedded. IN_n+ = static high                                  |     | 10                     |      | dB                |
| t <sub>PLHD</sub>               | Differential Low to High<br>Propagation Delay | Propagation delay measurement at 50% V <sub>O</sub> between input to output,                               |     | 240                    |      | ps                |
| t <sub>PHLD</sub>               | Differential High to Low<br>Propagation Delay | 100 Mbps, <i>Figure 3</i> , (Note 8)                                                                       |     | 240                    |      | ps                |
| t <sub>ID</sub>                 | Idle to Valid Differential Data               | VIN = 800 mVp-p, 5 Gbps, EIEOS,<br>40" of 6 mil microstrip FR4, <i>Figure</i><br>4, (Note 6)               |     | 8                      |      | ns                |
| t <sub>DI</sub>                 | Valid Differential data to idle               | VIN = 800 mVp-p, 5 Gbps, EIOS,<br>40" of 6 mil microstrip FR4, <i>Figure</i><br>4, (Note 6)                |     | 8                      |      | ns                |
| t <sub>ccsk</sub>               | Inter Pair Channel to Channel<br>Skew         | Difference in 50% crossing between channels                                                                |     | 7                      |      | ps                |
| EQUALIZATI                      | ON                                            |                                                                                                            |     |                        |      | -                 |
| DJ1                             | Residual Deterministic Jitter at 8<br>Gbps    | 30" of 6 mil microstrip FR4,<br>MODE=0, PRBS-7 (2 <sup>7</sup> -1) pattern,<br>(Notes 6, 7)                |     | 0.18                   |      | UI <sub>P-P</sub> |
| DJ2                             | Residual Deterministic Jitter at 5<br>Gbps    | 40" of 6 mil microstrip FR4,<br>MODE=1, PRBS-7 (2 <sup>7</sup> -1) pattern,<br>(Notes 6, 7)                |     | 0.18                   | 0.21 | UI <sub>P-P</sub> |
| DJ3                             | Residual Deterministic Jitter at 2.5<br>Gbps  | 40" of 6 mil microstrip FR4,<br>MODE=1, PRBS-7 (2 <sup>7</sup> -1) pattern,<br>(Notes 6, 7)                |     | 0.16                   | 0.18 | UI <sub>P-P</sub> |
| RJ                              | Random Jitter                                 | (Notes 8, 9)                                                                                               |     | 0.5                    |      | psrms             |

**Note 1:** "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. Absolute Maximum Numbers are guaranteed for a junction temperature range of -40°C to +125°C. Models are validated to Maximum Operating Voltages only.

Note 2: Typical values represent most likely parametric norms at  $V_{DD} = 3.3V$  or 2.5V,  $T_A = 25^{\circ}C$ ., and at the Recommended Operation Conditions at the time of product characterization and are not guaranteed.

**Note 3:** The Electrical Characteristics tables list guaranteed specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not guaranteed.

Note 4: Allowed supply noise (mV $_{\text{P-P}}$  sine wave) under typical conditions.

Note 5: V<sub>IN-S</sub> is a measurement of the input differential envelope, see FR4 / BACKPLANE Typical Performance Eye Diagrams. The device does not require an open eye.

Note 6: Specification is guaranteed by characterization at optimal MODE setting and is not tested in production.

**Note 7:** Deterministic jitter is measured at the differential outputs (point C of *Figure 1*), minus the deterministic jitter before the test channel (point A of *Figure 1*). Random jitter is removed through the use of averaging or similar means.

Note 8: Measured with clock-like {11111 00000} pattern.

**Note 9:** Random jitter contributed by the equalizer is defined as sqrt  $(J_{OUT}^2 - J_{IN}^2)$ .  $J_{OUT}$  is the random jitter at equalizer outputs in ps-rms, see point C of *Figure 1*;  $J_{IN}$  is the random jitter at the input of the equalizer in ps-rms, see point B of *Figure 1*.

5

# **Timing Diagrams**



FIGURE 1. Test Setup Diagram



FIGURE 2. CML Output Transition Times



FIGURE 3. Propagation Delay Timing Diagram



FIGURE 4. Idle Timing Diagram



FIGURE 5. CML Output Swings at A/B

7

## **Functional Description**

#### **DS50EV401 APPLICATIONS INFORMATION**

The DS50EV401 is a programmable quad equalizer optimized for PCI Express applications. It is designed to operate over copper backplanes and cables at transmission rates of 2.5 Gbps up to 8 Gbps. The device consists of an input receive equalizer followed by a limiting amplifier. The equalizer is designed to open an input eye that is completely closed due to inter-symbol interference (ISI) induced by the channel interconnect. The equalization is set to keep residual deterministic jitter below 0.2 unit intervals (UI) regardless of data rate. This equalization scheme allows one equalization setting to satisfy both Gen1 and Gen2 links, eliminating the need for interaction between the equalizer and PCI Express endpoint

during link negotiation. The DS50EV401 is intended as a unidirectional receiver that should be placed in close physical proximity to the end point. Therefore the transmitter does not include de-emphasis as TX equalization would not be needed over the short distance between the equalizer and the end point.

In order to enable PCI compliant link extension the DS50EV401 will put the transmitter into electrical idle mode when no active data is sensed on its inputs. Idle is controlled on a per lane basis, and is solely dependent on activity of a particular channel's input activity. 50 ohm termination is maintained on both the RX and TX terminals in electrical idle mode. The DS50EV401 internal signal path is designed to be broad band, allowing the Beacon Wakeup signal to pass through to the endpoint device.



FIGURE 6. General Block Diagram

#### **Data Channels**

The DS50EV401 consists of four data channels. Each channel provides input termination, receiver equalization, signal limiting, offset cancellation, and a CML output driver, as shown in *Figure 6*. The data channels support two levels of equalization, controlled by the pin MODE. The equalization levels are set simultaneously on all 4 channels, as described in *Table 1*.

When an idle condition is sensed on a channel's input, the transmit driver is automatically placed into electrical idle

mode. The common mode voltage is set, and the differential output is forced to zero. To save power, the output driver current is powered off when the device is in electrical idle mode. All other circuits maintain their bias currents allowing a fast recovery from idle to the active state. Electric idle is performed on a per channel basis, and several channels can be in idle while others are actively passing data.

**TABLE 1. MODE Control Table** 

| 6 mil microstrip FR4 | mil microstrip FR4 24 AWG Twin-AX cable |          | Channel Loss | MODE |
|----------------------|-----------------------------------------|----------|--------------|------|
| trace length (in)    | length (m)                              |          |              |      |
| 0–30                 | 0–7                                     | 8 Gbps   | 16 dB        | 0    |
| 0–40                 | 0–10                                    | 5 Gbps   | 14 dB        | 1    |
|                      |                                         | 2.5 Gbps | 20 dB        |      |

## **Applications Information**

#### **BEACON WAKEUP**

The DS50EV401 signal path is designed to be broadband, allowing a low frequency signal, such as the Beacon Wakeup

used by the PCI Express protocol, to pass through the device. The AC coupling capacitors used to connect the DS50EV401 to the rest of the system limit the fidelity of the Beacon signal. Therefore, a minimum capacitance of 75nF, as shown in *Figure 7*, is required for proper operation.



FIGURE 7. Example of Passing Beacon Signal

#### GENERAL RECOMMENDATIONS

The DS50EV401 is a high performance device capable of delivering excellent performance. In order to extract full performance from the device in a particular application, good high-speed design practices must be followed. National Semiconductor's LVDS Owner's Manual, provides detailed information about managing signal integrity and power delivery to get the most from your design.

# PCB LAYOUT CONSIDERATIONS FOR DIFFERENTIAL PAIRS

The CML inputs and outputs must have a controlled differential impedance of  $100\Omega$ . It is preferable to route CML lines exclusively on one layer of the board, particularly for the input traces. The use of vias should be avoided if possible. If vias must be used, they should be used sparingly and must be placed symmetrically for each side of a given differential pair. Route the CML signals away from other signals and noise sources on the printed circuit board. See AN-1187 for additional information on LLP packages.

#### **PACKAGE FOOTPRINT / SOLDERING**

See National's Application Note number 1187, "Leadless Leadframe Package" for information on PCB footprint and soldering recommendations.

#### **POWER SUPPLY BYPASSING**

Two approaches are recommended to ensure that the DS50EV401 is provided with an adequate power supply. First, the supply (V<sub>DD</sub>) and ground (GND) pins should be connected to power planes routed on adjacent layers of the printed circuit board. The layer thickness of the dielectric should be minimized so that the  $\mathrm{V}_\mathrm{DD}$  and GND planes create a low inductance supply with distributed capacitance. Second, careful attention to supply bypassing through the proper use of bypass capacitors is required. A 0.1µF bypass capacitor should be connected to each  $V_{\text{DD}}$  pin such that the capacitor is placed as close as possible to the DS50EV401. Smaller body size capacitors can help facilitate proper component placement. Additionally, three capacitors with capacitance in the range of 2.2  $\mu F$  to 10  $\mu F$  should be incorporated in the power supply bypassing design as well. These capacitors can be either tantalum or an ultra-low ESR ceramic and should be placed as close as possible to the DS50EV401.



FIGURE 8. Typical Interface Circuit

The CML inputs are AC coupled to the device as shown in Figure 8. Internal to the device are  $50\Omega$  terminations to  $V_{DD}.$  The CML outputs drive  $100~\Omega$  transmission lines and are AC coupled and terminated at their load.

The ENABLE inputs and SIGNAL DETECT outputs are optional. Internal to the device the signal detect circuity is connected to the enable circuit providing the automatic power management feature. When the No-signal condition is detected, the respective channel is placed in standby mode. The

MODE pin is used to select between low and high data rate equalization settings. Depending upon the application it may be tied High, tied Low, or driven. There are several reserved pins on the device, these are NC pins and should be left open. Power is supplied through six  $V_{DD}$  pins to the device. A  $0.1\mu F$  capacitor is recommended per pin as close to the device as possible. A larger bulk capacitor is also recommended to be placed near by the device. Ground is supplied to the device via the ground pins and also the DAP.

# FR4 / BACKPLANE Typical Performance Eye Diagrams

The plots show the unequalized and equalized eye patterns for various interconnects as noted. Unequalized is shown in

the left column and the corresponding equalized eye pattern in shown in the right column.





Figure 8. Unequalized Signal (40 in FR4, 2.5 Gbps, PRBS7)

Figure 9. Equalized Signal (40 in FR4, 2.5 Gbps, PRBS7, MODE=1)





Figure 10. Unequalized Signal (40 in FR4, 5 Gbps, PRBS7)

Figure 11. Equalized Signal (40 in FR4, 5 Gbps, PRBS7, MODE=1)





Figure 12. Unequalized Signal (30 in FR4, 8 Gbps, PRBS7)

Figure 13. Equalized Signal (30 in FR4, 8 Gbps, PRBS7, MODE=0)

www.national.com

11

# **Twin-AX CABLES Typical Performance Eye Diagrams**

The plots show the unequalized and equalized eye patterns for various interconnects as noted. Unequalized is shown in

the left column and the corresponding equalized eye pattern in shown in the right column.



Figure 14. Unequalized Signal (10 m 24 AWG Twin-AX Cable, 2.5 Gbps, PRBS7)



Figure 15. Equalized Signal (10 m 24 AWG Twin-AX Cable, 2.5 Gbps, PRBS7, MODE=1)



Figure 16. Unequalized Signal (10 m 24 AWG Twin-AX Cable, 5 Gbps, PRBS7)



Figure 17. Equalized Signal (10 m 24 AWG Twin-AX Cable, 5 Gbps, PRBS7, MODE=1)



Figure 18. Unequalized Signal (7 m 24 AWG Twin-AX Cable, 8 Gbps, PRBS7)



Figure 19. Equalized Signal (7 m 24 AWG Twin-AX Cable, 8 Gbps, PRBS7, MODE=0)

# Physical Dimensions inches (millimeters) unless otherwise noted



7mm x 7mm 48-pin LLP Package Order Number DS50EV401SQ Package Number SQA48D

## **Notes**

For more National Semiconductor product information and proven design tools, visit the following Web sites at:

| Pr                             | oducts                       | Design Support          |                                |  |
|--------------------------------|------------------------------|-------------------------|--------------------------------|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH                 | www.national.com/webench       |  |
| Audio                          | www.national.com/audio       | Analog University       | www.national.com/AU            |  |
| Clock Conditioners             | www.national.com/timing      | App Notes               | www.national.com/appnotes      |  |
| Data Converters                | www.national.com/adc         | Distributors            | www.national.com/contacts      |  |
| Displays                       | www.national.com/displays    | Green Compliance        | www.national.com/quality/green |  |
| Ethernet                       | www.national.com/ethernet    | Packaging               | www.national.com/packaging     |  |
| Interface                      | www.national.com/interface   | Quality and Reliability | www.national.com/quality       |  |
| LVDS                           | www.national.com/lvds        | Reference Designs       | www.national.com/refdesigns    |  |
| Power Management               | www.national.com/power       | Feedback                | www.national.com/feedback      |  |
| Switching Regulators           | www.national.com/switchers   |                         |                                |  |
| LDOs                           | www.national.com/ldo         |                         |                                |  |
| LED Lighting                   | www.national.com/led         |                         |                                |  |
| PowerWise                      | www.national.com/powerwise   |                         |                                |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         |                         |                                |  |
| Temperature Sensors            | www.national.com/tempsensors |                         |                                |  |
| Wireless (PLL/VCO)             | www.national.com/wireless    |                         |                                |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright@ 2008 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com German Tel: +49 (0) 180 5010 771 English Tel: +44 (0) 870 850 4288 National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com

National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com